2 * The PCI Library -- Direct Configuration access via i386 Ports
4 * Copyright (c) 1997--2006 Martin Mares <mj@ucw.cz>
6 * Can be freely distributed and used under the terms of the GNU GPL.
15 #if defined(PCI_OS_LINUX)
16 #include "i386-io-linux.h"
17 #elif defined(PCI_OS_GNU)
18 #include "i386-io-hurd.h"
19 #elif defined(PCI_OS_SUNOS)
20 #include "i386-io-sunos.h"
21 #elif defined(PCI_OS_WINDOWS)
22 #include "i386-io-windows.h"
24 #error Do not know how to access I/O ports on this OS.
27 static int conf12_io_enabled = -1; /* -1=haven't tried, 0=failed, 1=succeeded */
30 conf12_setup_io(struct pci_access *a)
32 if (conf12_io_enabled < 0)
33 conf12_io_enabled = intel_setup_io(a);
34 return conf12_io_enabled;
38 conf12_init(struct pci_access *a)
40 if (!conf12_setup_io(a))
41 a->error("No permission to access I/O ports (you probably have to be root).");
45 conf12_cleanup(struct pci_access *a UNUSED)
47 if (conf12_io_enabled > 0)
48 conf12_io_enabled = intel_cleanup_io(a);
52 * Before we decide to use direct hardware access mechanisms, we try to do some
53 * trivial checks to ensure it at least _seems_ to be working -- we just test
54 * whether bus 00 contains a host bridge (this is similar to checking
55 * techniques used in XFree86, but ours should be more reliable since we
56 * attempt to make use of direct access hints provided by the PCI BIOS).
58 * This should be close to trivial, but it isn't, because there are buggy
59 * chipsets (yes, you guessed it, by Intel and Compaq) that have no class ID.
63 intel_sanity_check(struct pci_access *a, struct pci_methods *m)
67 a->debug("...sanity check");
70 for(d.dev = 0; d.dev < 32; d.dev++)
73 if (m->read(&d, PCI_CLASS_DEVICE, (byte *) &class, sizeof(class)) &&
74 (class == cpu_to_le16(PCI_CLASS_BRIDGE_HOST) || class == cpu_to_le16(PCI_CLASS_DISPLAY_VGA)) ||
75 m->read(&d, PCI_VENDOR_ID, (byte *) &vendor, sizeof(vendor)) &&
76 (vendor == cpu_to_le16(PCI_VENDOR_ID_INTEL) || vendor == cpu_to_le16(PCI_VENDOR_ID_COMPAQ)))
78 a->debug("...outside the Asylum at 0/%02x/0", d.dev);
82 a->debug("...insane");
87 * Configuration type 1
90 #define CONFIG_CMD(bus, device_fn, where) (0x80000000 | (bus << 16) | (device_fn << 8) | (where & ~3))
93 conf1_detect(struct pci_access *a)
98 if (!conf12_setup_io(a))
100 a->debug("...no I/O permission");
105 outl (0x80000000, 0xCF8);
106 if (inl (0xCF8) == 0x80000000)
110 res = intel_sanity_check(a, &pm_intel_conf1);
115 conf1_read(struct pci_dev *d, int pos, byte *buf, int len)
117 int addr = 0xcfc + (pos&3);
122 outl(0x80000000 | ((d->bus & 0xff) << 16) | (PCI_DEVFN(d->dev, d->func) << 8) | (pos&~3), 0xcf8);
130 ((u16 *) buf)[0] = cpu_to_le16(inw(addr));
133 ((u32 *) buf)[0] = cpu_to_le32(inl(addr));
136 return pci_generic_block_read(d, pos, buf, len);
142 conf1_write(struct pci_dev *d, int pos, byte *buf, int len)
144 int addr = 0xcfc + (pos&3);
149 outl(0x80000000 | ((d->bus & 0xff) << 16) | (PCI_DEVFN(d->dev, d->func) << 8) | (pos&~3), 0xcf8);
157 outw(le16_to_cpu(((u16 *) buf)[0]), addr);
160 outl(le32_to_cpu(((u32 *) buf)[0]), addr);
163 return pci_generic_block_write(d, pos, buf, len);
169 * Configuration type 2. Obsolete and brain-damaged, but existing.
173 conf2_detect(struct pci_access *a)
175 if (!conf12_setup_io(a))
177 a->debug("...no I/O permission");
181 /* This is ugly and tends to produce false positives. Beware. */
186 if (inb(0xCF8) == 0x00 && inb(0xCFA) == 0x00)
187 return intel_sanity_check(a, &pm_intel_conf2);
193 conf2_read(struct pci_dev *d, int pos, byte *buf, int len)
195 int addr = 0xc000 | (d->dev << 8) | pos;
201 /* conf2 supports only 16 devices per bus */
203 outb((d->func << 1) | 0xf0, 0xcf8);
211 ((u16 *) buf)[0] = cpu_to_le16(inw(addr));
214 ((u32 *) buf)[0] = cpu_to_le32(inl(addr));
218 return pci_generic_block_read(d, pos, buf, len);
225 conf2_write(struct pci_dev *d, int pos, byte *buf, int len)
227 int addr = 0xc000 | (d->dev << 8) | pos;
233 d->access->error("conf2_write: only first 16 devices exist.");
234 outb((d->func << 1) | 0xf0, 0xcf8);
242 outw(le16_to_cpu(* (u16 *) buf), addr);
245 outl(le32_to_cpu(* (u32 *) buf), addr);
249 return pci_generic_block_write(d, pos, buf, len);
255 struct pci_methods pm_intel_conf1 = {
257 "Raw I/O port access using Intel conf1 interface",
263 pci_generic_fill_info,
267 NULL /* cleanup_dev */
270 struct pci_methods pm_intel_conf2 = {
272 "Raw I/O port access using Intel conf2 interface",
278 pci_generic_fill_info,
282 NULL /* cleanup_dev */